

# IS66WVO8M8EDALL/BLL IS67WVO8M8EDALL/BLL

# 64Mb OctalRAM with ECC 1.8V/3.0V SERIAL PSRAM MEMORY WITH 166MHZ DTR OPI (OCTAL PERIPHERAL INTERFACE) PROTOCOL

PRELIMINARY DATA SHEET



# 64Mb OctalRAM with ECC

SERIAL PSRAM MEMORY WITH 166MHz DTR OPI (Octal Peripheral Interface) Protocol

# FEATURES

- Industry Standard Serial Interface
  - Octal Peripheral Interface (OPI) Protocol
  - Low Signal Counts :11 Signal pins (CS#, SCLK, DQSM, SIO0~SIO7)+ optional ERR output

# • High Performance

- On chip ECC (chunk size = 4 bit):
  1-bit correction and 2-bit detection
- Double Transfer Rate (DTR) Operation
- Up to 166MHz (332MB/s)
- Source Synchronous Output signal during Read Operation (DQSM)
- Configurable Latency for Read/Write Operation)
- Supports Variable Latency mode and Fixed Latency mode
- Configurable Drive Strength
- Supports Wrapped Burst mode and Continuous Burst mode
- Supports Deep Power Down mode
- Hidden Refresh

# • Burst Operation

- Configurable Wrapped Burst Length : 16, 32, 64, and 128
- Word Order Burst Sequence
- Continuous Burst Operation:
  - Continues Read operation until the end of array address

- Continues Write operation even after the end of array address

# Low Power Consumption

- Single 1.7V to 1.95V Voltage Supply
- Single 2.7V to 3.6V Voltage Supply
- 375 µA Standby Current (typ.)

## • Hardware Features

- SCLK Input: Serial clock input
- SIO0 SIO7: Serial Data Input or Serial Data Output
- DQSM:
  - Output during command, address transactions as Refresh Collision Indicator
  - Output during read data transactions as Read Data Strobe
  - Input during write data transactions as Write Data Mask
- RESET#: Hardware Reset pin
- ERR: ECC Event indicator

#### • Temperature Grades

- Industrial: -40°C to +85°C
- Auto (A2) Grade: -40°C to +105°C

# • Industry Standard PACKAGE

- B = 24-ball TFBGA 6x8mm 5x5 Array
- KGD (Call Factory)

# PRELIMINARY INFORMATION



# **GENERAL DESCRIPTION**

The IS66/67WVO8M8EDALL/BLL are integrated memory device containing 64Mb Pseudo Static Random Access Memory with On-chip ECC, using a self-refresh DRAM array organized as 8M words by 8 bits.

The device supports Octal Peripheral Interface (Address, Command, and Data through 8 SIO pins), Very Low Signal Count (11 signal pins; SCLK, CS#, DQSM, and 8 SIOs)+ optional ERR signal, Hidden Refresh Operation, and Automotive temperature (A2, -40°C to +105°C) operation.

Due to DTR operation, minimum transferred data size is word (16 bits) base instead of byte (8 bits) base.

# PERFORMANCE SUMMARY

| Read / Write Operation                     |        |  |  |  |
|--------------------------------------------|--------|--|--|--|
| Maximum Clock Rate at 1.8V VCC/VCCQ        | 166MHz |  |  |  |
| Maximum Clock Rate at 3.0V VCC/VCCQ 166MHz |        |  |  |  |

| Maximum Current Consumption                                                               |      |        |  |  |
|-------------------------------------------------------------------------------------------|------|--------|--|--|
| VCC Active Read Current (1.8V, 166MHz)                                                    |      | 40mA   |  |  |
| VCC Active Write Current (1.8V, 166MHz)                                                   | 35mA |        |  |  |
| $O_{\text{tors}} = 0.000$                                                                 | 3V   | 600 uA |  |  |
| Standby (CS# = High, 105°C )                                                              | 1.8V | 600 uA |  |  |
| Deep Power Down (CS# = High, 105°C )                                                      | 3V   | 50uA   |  |  |
| $\begin{bmatrix} \text{Deep Fower Down} (CS# = \text{Figh}, 105 \text{ C}) \end{bmatrix}$ | 1.8V | 30uA   |  |  |



# TABLE OF CONTENTS

| FE/ | ATURES                                                           | 2  |
|-----|------------------------------------------------------------------|----|
| GE  | NERAL DESCRIPTION                                                | 3  |
| PEI | RFORMANCE SUMMARY                                                | 3  |
| TA  | BLE OF CONTENTS                                                  | 4  |
| 1.  | PIN CONFIGURATION                                                | 5  |
| 2.  | PIN DESCRIPTIONS                                                 | 6  |
| 3.  | BLOCK DIAGRAM                                                    | 7  |
| 4.  | COMMAND AND ADDRESS ASSIGNMENTs                                  | 8  |
| 5.  | Memory READ/WRITE OPERATIONS                                     | 10 |
|     | 5.1 Memory READ OPERATIONS                                       | 10 |
|     | 5.2 WRITE OPERATIONS                                             | 14 |
|     | 5.3 PREAMBLE BIT Data PATTERN READ OPERATION                     | 17 |
|     | 5.4 RESET OPERATION                                              |    |
|     | 5.5 POWER-UP INITIALIZATION                                      | 19 |
| 6.  | REGISTER                                                         | 20 |
|     | 6.1 REGISTER READ/WRITE OPERATION                                | 20 |
|     | 6.2 CONFIGURATION REGISTER                                       | 21 |
|     | 6.3 DEVICE IDENTIFICATION REGISTER                               | 26 |
|     | 6.4 ECC REGISTER                                                 | 27 |
| 7.  | ELECTRICAL CHARACTERISTICS                                       |    |
|     | 7.1 ABSOLUTE MAXIMUM RATINGS <sup>(1)</sup>                      |    |
|     | 7.2 OPERATING RANGE                                              |    |
|     | 7.3 DC CHARACTERISTICS                                           | 29 |
|     | 7.4 AC Measurement Conditions                                    |    |
|     | 7.5 PIN CAPACITANCE (TA = 25°C, VCC=1.8V/ 3V, 1MHz)              |    |
|     | 7.6 AC CHARACTERISTICS                                           |    |
| 8.  | PACKAGE TYPE INFORMATION                                         |    |
|     | 8.1 24-Ball Thin Profile Fine Pitch BGA 6x8mm 5x5 BALL ARRAY (B) |    |
| 9.  | ORDERING INFORMATION – Valid Part Numbers                        | 35 |



# 1. PIN CONFIGURATION

# 24-ball TFBGA (5x5 ball array)

Top View, Balls Facing Down



# 2. PIN DESCRIPTIONS

| SYMBOL                | TYPE         | DESCRIPTION                                                                                                                                                                                                     |
|-----------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS#                   | INPUT        | <b>Chip Select:</b> Bus transactions are initiated with a High to Low transition. Bus transactions are initiated with a Low to High transition.                                                                 |
| DQSM                  | INPUT/OUTPUT | Refresh Collision Indicator <sup>(2)</sup> , Data Strobe Signal in Read operation, and Write Data Mask in Write operation:                                                                                      |
| RESET# <sup>(1)</sup> | INPUT        | <b>RESET#:</b> The RESET# pin is a hardware RESET signal. When RESET# is driven High, the memory is in the normal operating mode. When RESET# is driven Low, the memory enters reset mode and output is High-Z. |
| SIO0-SIO7             | INPUT        | Serial Data Input & Output pins.                                                                                                                                                                                |
| SCLK                  | INPUT        | Serial Data Clock: Synchronized Clock for input and output timing operations.                                                                                                                                   |
| ERR                   | OUPUT        | <b>Error Indicator:</b> Indicates ECC Event Occurrence. Optional output signal, so leave it as floating is fine.                                                                                                |
| VCC                   | POWER        | Power Supply                                                                                                                                                                                                    |
| VCCQ                  | POWER        | IO Power Supply                                                                                                                                                                                                 |
| VSS                   | GROUND       | Ground                                                                                                                                                                                                          |
| VSSQ                  | GROUND       | IO Ground                                                                                                                                                                                                       |
| RFU                   | Reserved     | <b>RFU:</b> Reserved for future use: May or may not be connected internally.                                                                                                                                    |
| NC                    | Unused       | NC: No Connect: Not connected internally. The ball may be used in PCB routing.                                                                                                                                  |

- RESET# pin has an internal pull-up.
   Contact ISSI MKT for DQSM without Refresh Collision Indicator



# 3. BLOCK DIAGRAM





# 4. COMMAND AND ADDRESS ASSIGNMENTs

The device is serial interface, so all command and address inputs are transferred through SIO pins.

#### Figure 4.1 Command and Address Cycles



Notes:

- 1. The figure shows the initial three clock cycles of all operations on the OctalRAM Interface.
- 2. Command and Address information is "center aligned" with the clock during both Read and Write operations.

| Clock    | 1 <sup>st</sup> clock | 2 <sup>nd</sup> | clock       | 3 <sup>rd</sup> | clock              |  |  |
|----------|-----------------------|-----------------|-------------|-----------------|--------------------|--|--|
| Function | Command               | Row ac          | Row address |                 | Column address     |  |  |
| SIO[7]   |                       | Reserved        | RA7         | CA9             | Reserved           |  |  |
| SIO[6]   |                       | Reserved        | RA6         | CA8             | Reserved           |  |  |
| SIO[5]   | Command               | Reserved        | RA5         | CA7             | Reserved           |  |  |
| SIO[4]   |                       | RA12            | RA4         | CA6             | Reserved           |  |  |
| SIO[3]   |                       | RA11            | RA3         | CA5             | CA3                |  |  |
| SIO[2]   |                       | RA10            | RA2         | CA4             | CA2                |  |  |
| SIO[1]   |                       | RA9             | RA1         | Reserved        | CA1                |  |  |
| SIO[0]   |                       | RA8             | RA0         | Reserved        | CA0 <sup>(3)</sup> |  |  |

Table 4.1 Command / Address bit assignment

Notes:

1. The 64Mb OctalRAM address assignments:

- Row Address 12 ~ 0: 8K (13bits), Column Address 9 ~ 0: 1k (10bits), 128Mb density = 8K X 1K X 8 (bits)

2. Data is always transferred in full word increment (word granularity -2 bytes-transfer).

3. Column Address A0 should be always 0.



# Table 4.2 Command / Address bit assignment

| Command                             | 1 <sup>st</sup> clock |     | 2 <sup>nd</sup> clock                               |      | 3 <sup>rd</sup> clock |         |  |
|-------------------------------------|-----------------------|-----|-----------------------------------------------------|------|-----------------------|---------|--|
| Command                             | Command               |     | Row address                                         |      | Column address        |         |  |
| Memory READ with continuous burst   | A0h                   | 00h | RA[12:0]                                            |      | CA[9:0]               |         |  |
| Memory READ with wrapped burst      | 80h                   | 00h | RA[1                                                | 2:0] | CA[9:0]               |         |  |
| Memory WRITE with continuous burst  | 20h                   | 00h | RA[1                                                | 2:0] | CA[                   | CA[9:0] |  |
| Memory WRITE with wrapped burst     | 00h                   | 00h | RA[12:0]                                            |      | CA[9:0]               |         |  |
| Identification Register (read only) | C0h or E0h            | 00h | 00h                                                 | 00h  | 00h                   | 00h     |  |
| Configuration Register READ         | C0h or E0h            | 00h | 00h                                                 | 04h  | 00h                   | 00h     |  |
| Configuration Register WRITE        | 60h                   | 00h | 00h                                                 | 04h  | 00h                   | 00h     |  |
| ERR Register READ                   | C0h or E0h            | 00h | 01h                                                 | 00h  | 00h                   | 03h     |  |
| ECC Register WRITE                  | 60h                   | 00h | 01h                                                 | 00h  | 00h                   | 03h     |  |
| Preamble Bit Pattern READ           | F0h                   | 00h | Don't care CA[9:1] Don't ca<br>CA[0] Pattern Select |      |                       |         |  |



# 5. Memory READ/WRITE OPERATIONS

# 5.1 MEMORY READ OPERATIONS

#### Figure 5.1 Read Timing Diagram - No Refresh Collision at Variable Latency READ (1LC operation)



#### Notes:

1. The Latency count is defined by the initial latency value in a configuration register.

2. Latency count (LC) is 3 clocks, CR [8] =1 (DQSM 1 clock pre-cycle before Valid READ Data).

- 3. Diagram in the figure above is representative of variable latency with no refresh collision access.
- 4. Read access (LC) starts once RA [7:0] is captured (falling edge of 2<sup>nd</sup> command/address clock)
- 5. The memory drives DQSM during read cycles.

6. DQSM is a read data strobe with data values edge aligned with the transitions of DQSM driven by the OctalRAM.

7. Column address A0 must be 0.





- 1. The Latency count is defined by the initial latency value in a configuration register.
- 2. Latency count (LC) is 3 clocks, CR [8] =1 (DQSM 1 clock pre-cycle before Valid READ Data).
- 3. Diagram in the figure above is representative of variable latency with refresh collision or fixed-latency access (2LC operation).
- 4. In this Read there is a 2 Latency Count (2LC) for read access.
- 5. Read access (LC) starts once RA [7:0] is captured.
- 6. The memory drives DQSM during read cycles.
- 7. DQSM is a read data strobe with data values edge aligned with the transitions of DQSM driven by the OctaIRAM.
- 8. Column address A0 must be 0.
- 9. Fixed initial READ access latency outputs the first data at a consistent time regardless of worst-case refresh collisions.



#### Figure 5.3 Data Valid Timing



- 1. Burst READ data valid timing in detail.
- 2. tAC defines CLK transition to DQ Valid.
- 3. tDQSCK defines CLK transition to DQSM Valid.
- 4. tDQSQ defines DQSM-DQ skew.
- 5. tQHS defines Data Hold skew factor.
- 6. tQH defines DQ hold time from DQSM.



#### Figure 5.4 READ Burst Wrap



- 1. CS# can stay Low between burst operations, but CS# must not remain Low longer than tCSM.
- 2. Read operation can be ended at any time by bringing CS# High.
- 3. Continues Read operation until last address. Continuing beyond last address, undefined data will be available.







- 1. ERR signal goes Low after power-up when bit 14 (ERRON bit) and bit 15 (ECCON bit) in ECC register are ON regardless of CS#.
- 2. ECC chunk size is 4-bit, so ERR signal must go High no later than Q0 when ECC Event occurred at Q0.
- 3. ERR signal is an asynchronous signal, and remains High after detecting ECC Event until being cleared by bit 9 of ECC register.
- 4. ERR signal is an optional output signal, so it can be left floating (or disabled by bit 14 of ECC Register)



## **5.2 WRITE OPERATIONS**



#### Figure 5.6 No Refresh Collision at Variable Latency WRITE (1LC) / Data Input Masking

- 1. The Latency count is defined by the initial latency value in a configuration register.
- 2. Latency count (LC) is 3 clocks.
- 3. Diagram in the figure above is representative of variable latency with no refresh collision access.
- 4. Write access (LC) starts once RA [7:0] is captured.
- 5. The memory drives DQSM "Low" during command address cycles and DQSM goes to "Hi-Z" after command address cycles.
- 6. The system memory controller must drive DQSM to a valid Low before the end of initial latency to provide a data mask preamble time.
  - This can be done during the last cycle of LC cycle.
- 7. During Write data input, data is center aligned with the clock.
- 8. During Write data input, DQSM indicates whether each data byte is masked with DQSM High or not masked with DQSM Low.
- 9. D1, D3 are masked.
- 10. Column address A0 must be 0.







- 1. The Latency count is defined by the initial latency value in a configuration register.
- 2. Latency count (LC) is 3 clocks.
- 3. Diagram in the figure above is representative of variable latency with refresh collision or fixedlatency access. (2LC operation)
- 4. In this Write there is a latency count (2LC) for WRITE operation
- 5. Write access (LC) starts once RA [7:0] is captured.
- 6. The memory drives DQSM High during command address cycles and DQSM goes to "Hi-Z" after command address cycles.
- 7. The system memory controller must drive DQSM to a valid Low before the end of initial latency to provide a data mask preamble time.
  - This can be done during the last cycle of LC cycle.
- 8. During Write data input, data is center aligned with the clock.
- 9. During Write data input, DQSM indicates whether each data byte is masked with DQSM High or not masked with DQSM Low.
- 10. D1, D3 are masked.
- 11. Column address A0 must be 0.



#### Figure 5.8 WRITE Burst Wrap

| CASE1 : Continuous Burst WRITE staring address 0                                                             |
|--------------------------------------------------------------------------------------------------------------|
|                                                                                                              |
| SIO[7:0] <u>D1 D0 D3 D2 D5 D4 D7 D6 D9 D8 D11 D10 D13 D12 D15 D14 D17 D16 D19 D18</u><br>Continuous increase |
| CASE2 : Wrap Burst WRITE ( Burst Length 16bytes) staring address 0                                           |
|                                                                                                              |
|                                                                                                              |
| Repeat                                                                                                       |
| CASE3 : Wrap Burst WRITE ( Burst Length 16bytes) staring address 4                                           |
|                                                                                                              |
|                                                                                                              |
| Repeat                                                                                                       |
|                                                                                                              |

- 1. CS# can stay Low between burst operations, but CS# must not remain Low longer than tCSM.
- 2. Write operation can be ended at any time by bringing CS# High.
- 3. When continuous burst write reaches the last address in the memory array, continuing the burst will write to the beginning of the address.



#### 5.3 PREAMBLE BIT DATA PATTERN READ OPERATION

The Preamble Bit Data Pattern READ Operation can improve data capture reliability while the OctalRAM is running in high frequency, while supporting the System/Memory Controller to determine the data output valid windows more easily.

The Preamble Bit is designed as a 16-bits data pattern, it can be output by Preamble Bit READ Command (F0h + 00h). The Row Address and Column Address are "don't care", except Column Address A0 is used for selecting the pattern.

Once Preamble Bit feature is enabled, a fixed 16-bits data pattern will output on all SIO pins, according to A0 setting in Column Address. Refer to "Table 5.1. Preamble Bit Data Pattern SIO assignments".

The Latency Count values are defined in configuration register CR [7-4] which is the same as Read timing diagram.

#### Figure 5.9 Preamble Bit Data Pattern READ Timing, No Refresh Collision at Variable Latency



#### Notes:

- 1. Latency Count (LC) = 3 clocks, CR[8]=1 (DQSM 1 clock pre-cycle before Valid READ Data)
- 2. The memory drives DQSM during the entire Data Learning Pattern Read.
- 3. The required latency count is device and clock frequency dependent.
- 4. Column address A0 is used for pattern selection, and Row address RA [13:0] and Column address CA [9:1] are don't care.

#### Table 5.1 Preamble Bit Data Pattern SIO assignments

| Column Address A0 | All SIOs (except SIO3) | SIO3                |
|-------------------|------------------------|---------------------|
| A0=0              | 0011 0100 1001 1010    | 0011 0101 0001 0100 |
| A0=1              | 0101 0101 0101 0101    | 0101 0101 0101 0101 |



## **5.4 RESET OPERATION**

# Figure 5.10 RESET Timing



#### **Table 5.2 RESET Timing Parameters**

| Parameter | Description                | Min | Max | Unit |
|-----------|----------------------------|-----|-----|------|
| tSHRL     | RESET# Low after CS# High  | 15  | -   | ns   |
| tRLRH     | RESET# Low Pulse width     | 10  | -   | us   |
| tRHSL     | RESET# High before CS# Low | 10  | -   | us   |



# 5.5 POWER-UP INITIALIZATION

## Figure 5.11 POWER-UP Timing





# 6. REGISTER

The device has 16 bit Configuration Register and ID Register, and they can be accessed by Register Read or Write command.

# 6.1 REGISTER READ/WRITE OPERATION

#### Figure 6.1 Register WRITE, No Refresh Collision at Variable Latency



#### Notes:

- 1. The device drives DQSM "Low or High for Refresh indication" during command address cycles, which must be ignored by host. DQSM goes to "Hi-Z" after command address cycles.
- 2. The register value is always provided immediately after the Command Address cycles (0 cycle latency)
- 3. The DQSM signal keep Hi-Z during register data-in cycles. DQSM will be ignored by host and device during entire register write operation.

#### Figure 6.2 Register READ (Initial Latency = 1LC), No Refresh Collision at Variable Latency



- 1. The device drives DQSM "Low or High for Refresh indication" during command address cycles, which must be ignored by host. DQSM goes to "Low" after command address cycles until DQSM pre-cycle.
- Initial Latency is 1LC for Register Read operation when DQSM is Low during command & address cycle. Refresh Indication. Initial Latency is always 2LC for Register Read operation when fixed initial latency is selected by configuration register.
- 3. DQSM is a read data strobe with register values edge aligned with the transitions of DQSM driven by the device.



# **6.2 CONFIGURATION REGISTER**

The Configuration Register is able to change the defaulted status of the device. The device will be configured after the CR bit is set.

#### **Table 6.1 Configuration Register**

| Bit   | Function                    | Settings (Binary)                                                                                                            |
|-------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 15    | Deep Power Down Enable      | <ol> <li>Normal operation (default)</li> <li>Writing 0 to CR [15] causes the device to enter Deep<br/>Power Down.</li> </ol> |
| 14-12 | ODS (Output Drive Strength) | Refer to "Table 6.2. Output Driver Strength Table"                                                                           |
| 11-9  | Reserved                    | Set to 000b                                                                                                                  |
| 8     | DQSM READ Pre-cycle         | 1 - 1 clock<br>0 - 0 clock (default)                                                                                         |
| 7-4   | Latency counter             | Refer to "Table 6.3. Latency counter Table"                                                                                  |
| 3     | Initial Access Latency      | <b>0 - Variable Latency (default)</b><br>1 - Fixed Latency                                                                   |
| 2     | Reserved                    | Set to 0b                                                                                                                    |
| 1-0   | Burst Length                | 00- 128 bytes<br>01- 64 bytes<br><b>10- 32 bytes (default)</b><br>11- 16 bytes                                               |

#### Table 6.2 Output Driver Strength Table

| ODS2 | ODS1 | ODS0 | Description       |
|------|------|------|-------------------|
| 0    | 0    | 0    | 146 Ohms          |
| 0    | 0    | 1    | 76 Ohms           |
| 0    | 1    | 0    | 52 Ohms           |
| 0    | 1    | 1    | 41 Ohms           |
| 1    | 0    | 0    | 34 Ohms           |
| 1    | 0    | 1    | 30 Ohms           |
| 1    | 1    | 0    | 26 Ohms           |
| 1    | 1    | 1    | 24 Ohms (Default) |

#### Table 6.3 Latency counter Table

| Latency Counter           |  |  |  |
|---------------------------|--|--|--|
| 3 clocks                  |  |  |  |
| 4 clocks                  |  |  |  |
| 5 clocks (default at 3V)  |  |  |  |
| 6 clocks                  |  |  |  |
| 7 clocks                  |  |  |  |
| 8 clocks(default at 1.8V) |  |  |  |
| Reserved                  |  |  |  |
|                           |  |  |  |



## 6.2.1 WRAPPED BURST LENGTH

#### **Table 6.4 Wrapped Burst Sequences**

| Command | Configuration<br>Register[1:0] | Burst Type | Wrap Boundary<br>Col. Addr | Start Address<br>(Hex) | Address Sequence (Hex) : Bytes                          |
|---------|--------------------------------|------------|----------------------------|------------------------|---------------------------------------------------------|
| Read    | 00                             | Wrap 128   | CA[6:0]                    | XXXXXX06               | 07. 06, 09, 08, 7F, 7E, 01, 00, 03, 02, 05, 04, 07, 06, |
| Write   | 00                             | Wrap 128   | CA[6:0]                    | XXXXXX06               | 07. 06, 09, 08, 7F, 7E, 01, 00, 03, 02, 05, 04, 07, 06, |
| Read    | 01                             | Wrap 64    | CA[5:0]                    | XXXXXX02               | 03. 02, 05, 04, 07, 06, 3D, 3C, 3F, 3E, 01, 00, 03, 02, |
| Write   | 01                             | Wrap 64    | CA[5:0]                    | XXXXXX02               | 03. 02, 05, 04, 07, 06, 3D, 3C, 3F, 3E, 01, 00, 03, 02, |
| Read    | 10                             | Wrap 32    | CA[4:0]                    | XXXXXX1A               | 1B. 1A, 1D, 1C, 1F, 1E, 17, 16, 19, 18, 1B, 1A, 1C, 1B, |
| Write   | 10                             | Wrap 32    | CA[4:0]                    | XXXXXX1A               | 1B. 1A, 1D, 1C, 1F, 1E, 17, 16, 19, 18, 1B, 1A, 1C, 1B, |
| Read    | 11                             | Wrap 16    | CA[3:0]                    | XXXXXX0A               | 0B. 0A, 0D, 0C, 0F, 0E, 01, 00, 07, 06, 09, 08, 0B, 0A, |
| Write   | 11                             | Wrap 16    | CA[3:0]                    | XXXXXX0A               | 0B. 0A, 0D, 0C, 0F, 0E, 01, 00, 07, 06, 09, 08, 0B, 0A, |
| Read    | XX                             | Continuous | Х                          | XXXXXX0C               | 0D, 0C, 0F, 0E, 11, 10, 13, 12, 15, 14, 17, 16, 19. 18, |
| Write   | XX                             | Continuous | Х                          | XXXXXX0C               | 0D, 0C, 0F, 0E, 11, 10, 13, 12, 15, 14, 17, 16, 19. 18, |

**Notes:** When Continuous burst type is operated on burst operations, Memory access address will increase continuously regardless of Burst Wrap Length code.



### 6.2.2 INITIAL LATENCY (CR [3])

Initial Latency for Variable Latency setting (CR [3]=0) is LC or 2LC, based on Refresh Collision like below table. So host chipset must monitor DQSM signal, which indicates Refresh Collision occurrence or not. But Initial Latency for Fixed Latency setting (CR [3] = 1) is always 2LC.

| Latency code | Initial Latency           | Maximum Operating Frequency |        |  |
|--------------|---------------------------|-----------------------------|--------|--|
| CR[7:4]      | No Refresh Collision (LC) | Refresh Collision (2LC)     | (Mhz)  |  |
| 0000         | 3 clocks                  | 6 clocks                    | 83Mhz  |  |
| 0001         | 4 clocks                  | 8 clocks                    | 100Mhz |  |
| 0010         | 5 clocks (default at 3V)  | 10 clocks                   | 133Mhz |  |
| 0011         | 6 clocks                  | 12 clocks                   | 133MHz |  |
| 0100         | 7 clocks                  | 14 clocks                   | NA     |  |
| 0101         | 8 clocks(default at 1.8V) | 16 clocks                   | 166Mhz |  |
| 0100 - 1111  | Reserved                  | -                           | NA     |  |

#### Table 6.5 Variable Latency (CR[3] = 0)

Notes: Default setting for 1.8V device is "0101", and that for 3.0V device is "0010".

#### Table 6.6 Initial Latency Summary Table<sup>(1)</sup>

| Destination | Operating | Variable mo<br>initial Late            |                    | Fixed mode                |  |
|-------------|-----------|----------------------------------------|--------------------|---------------------------|--|
| Destination | mode      | No Refresh Collision Refresh Collision |                    | Initial Latency Count     |  |
| Mamani      | READ      | 1LC                                    | 2LC                | 2LC                       |  |
| Memory      | WRITE     | 1LC                                    | 2LC <sup>(2)</sup> | <b>2LC</b> <sup>(2)</sup> |  |
| Degister    | READ      | 1LC                                    | 2LC <sup>(2)</sup> | <b>2LC</b> <sup>(2)</sup> |  |
| Register    | WRITE     | OL                                     | .C                 | 0LC                       |  |

- 1. LC means Latency Counter clocks, which is in Configuration Register Bit [7:4], as defined in "Table 6.1" and ."Table 6.3".
- 2. Contact ISSI MKT if 1LC is required instead of 2LC.



# 6.2.3 DQSM READ Pre-Cycle (CR [8])

CR [8] defines DQSM Pre-Cycle.





- 1. Latency count (LC) is 3 clocks.
- 2. When Configuration Register bit8 = 0, the Device will output DQSM with valid data cycle.
- 3. When Configuration Register bit8 = 1, the Device will output dummy DQSM one clock cycle period prior to valid data cycle.
- 4. The memory drives DQSM during read cycles.



# 6.2.4 Deep Power Down (CR [15])

CR [15] defines DQSM Pre-Cycle.





#### Figure 6.4 Deep Power Down Exit Timing



Notes: Memory Cell Data cannot be retained at deep power down(DPD) mode.

| Table 6.7    | Deep | Power | Down | Timina | Parameters  |
|--------------|------|-------|------|--------|-------------|
| 1 4 5 10 011 |      |       |      |        | i alamotolo |

| Parameter | Description                                                | Min | Max | Unit |
|-----------|------------------------------------------------------------|-----|-----|------|
| tDPDIN    | Deep Power Down CR[15]=0 register write to DPD power level | 150 | -   | us   |
| tDPDX     | CS# Low period to exit from Deep Power Down                | 200 | -   | ns   |
| tDPDOUT   | CS# Low then High to Standby wakeup time                   | -   | 150 | us   |



#### 6.3 DEVICE IDENTIFICATION REGISTER

It is a read only, non-volatile, word register that provides device information The device information fields can be identified as below.

- a. Device Type
- b. Density
  - i. Row address bit count
  - ii. Column address bit count
- c. Manufacturer

#### Table 6.8 ID Register

| Bits    | Function                 | Settings (Binary)                                                                      |
|---------|--------------------------|----------------------------------------------------------------------------------------|
| 15 - 13 | Device Voltage           | 000: 1.8V<br>001: 3V                                                                   |
| 12 - 8  | Row address bit count    | 00000 : 1 row address<br><br>01100 : 13 row address<br><br>11111 : 32 row address      |
| 7 - 4   | Column address bit count | 0000 : 1 column address<br><br>1001: 10 column address<br><br>1111 : 16 column address |
| 3 - 0   | Manufacturer             | 0011 (ISSI)                                                                            |



# 6.4 ECC REGISTER

- It is to set ECC related configuration. The ECC Register information fields can be identified as below.
  - a. ECC ON/OFF
  - ERR signal ON/OFF: ERR signal is active only when ECC is ON. It enables customer to monitor real time ECC Event occurrence. It is output only signal, so it can be left floating when it is not used. When ECC event occurred at specific read data, ERR signal goes high same time with spec read data or earlier than specific read data.
     When ERR signal goes high, it will remain high until clear bit (bit 9) sets to 1 or power ON-FF/ RESET operation.
  - c. ERR Indicator Type: It selects ERR signal behavior type.

#### Table 6.9 ECC Register

| Bit   | Function                         | Settings (Binary)                                                                                                         |        |
|-------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------|
| 15    | ECC ON/OFF                       | 0- ECC OFF<br>1- ECC ON. (default)                                                                                        | R/W    |
| 14    | ERR Output ON/OFF                | 0- ERR OFF<br>1- EON ON. (default, ERR can be ON when ECC is ON)                                                          | R/W    |
| 13-12 | ERR Indication Type              | 00 – 1-bit Error Correction<br>01 – 2-bit Error Detection<br><b>10 – Any kind of ECC Event (default)</b><br>11 - Reserved | R/W    |
| 11    | 1-bit Error Correction History   | 0 – No 1-bit Error Correction Event<br>1 – Yes 1-bit Error Correction Event                                               | R only |
| 10    | 2-bit Error Detection History    | 0 – No 2-bit Error Detection Event<br>1 – Yes 2-bit Error Detection Event                                                 | R only |
| 9     | Clear ECC History and ERR signal | <b>0 - default</b><br>1 – Clear<br>Automatically return to "0" after Clear operation                                      | R/W    |
| 8-0   | Reserved for Future Use          | -                                                                                                                         | -      |



# 7. ELECTRICAL CHARACTERISTICS

# 7.1 ABSOLUTE MAXIMUM RATINGS (1)

| Storage Temperature                                               | -65°C to +150°C                 |
|-------------------------------------------------------------------|---------------------------------|
| Input Voltage with Respect to Ground on All Pins                  | -0.5V to V <sub>CC</sub> + 0.5V |
| All Output Voltage with Respect to Ground                         | -0.5V to V <sub>CC</sub> + 0.5V |
| Vcc                                                               | -0.5V to +4.0V                  |
| Electrostatic Discharge Voltage (Human Body Model) <sup>(2)</sup> | -2000V to +2000V                |

Notes:

1. Applied conditions greater than those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. ANSI/ESDA/JEDEC JS-001

#### 7.2 OPERATING RANGE

| Operating Tomporature        | Industrial Grade    | -40°C to 85°C                          |
|------------------------------|---------------------|----------------------------------------|
| Operating Temperature        | Automotive Grade A2 | -40°C to 105°C                         |
|                              | IS66/67WVO8M8EDALL  | 1.70V (VMIN) –1.95V (VMAX); 1.8V (Typ) |
| V <sub>CC</sub> Power Supply | IS66/67WVO8M8EDBLL  | 2.7V (VMIN) –3.6V (VMAX); 3.0V (Typ)   |



#### 7.3 DC CHARACTERISTICS

| Symbol             | Parameter                                                       | Min.                  | Тур. | Max.                  | Units | Test Conditions                                    |
|--------------------|-----------------------------------------------------------------|-----------------------|------|-----------------------|-------|----------------------------------------------------|
| ι <sub>LI</sub>    | Input Leakage Current<br>3V Device Reset Signal Only            | -                     | -    | ±10.0                 | uA    | VIN = VSS to VCC, VCC = VCC<br>max                 |
| ILI                | Input Leakage Current<br>1.8V Device Reset Signal Only          | -                     | -    | ±5.0                  | uA    | VIN = VSS to VCC, VCC = VCC<br>max                 |
| ICC1               | VCC Active Read Current                                         | -                     | 35   | 40                    | mA    | CS# = VIL, @166MHz                                 |
| ICC2               | VCC Active Write Current                                        | -                     | 30   | 35                    | mA    | CS# = VIL, @166MHz                                 |
| ICC4I              | VCC Standby Current for<br>Industrial (-40°C to +85°C)          | -                     | 375  | 400                   |       |                                                    |
| ICC4IP             | VCC Standby Current for<br>Extended (-40°C to +105°C)           | -                     | 375  | 600                   | uA    | CS#, VCC=VCC max                                   |
| I <sub>CC5</sub>   | Reset Current                                                   | -                     | 5    | 10                    | mA    | CS# = VIH, RESET# = VSS +/- 0.3V, VCC =<br>VCC max |
| ICC6I              | Active Clock Stop Current for<br>Industrial (-40°C to +85°C)    | -                     | 5    | 10                    |       | CS# = VIL, RESET# = VCC +/- 0.3V, VCC =            |
| ICC6IP             | Active Clock Stop Current for<br>Extended (-40°C to +105°C)     | -                     | 8    | 15                    | mA    | VCC max                                            |
| ICC7               | VCC Current during power up                                     | -                     | -    | 40                    | mA    | CS#,= H, VCC= VCC max, VCC=VCCQ=<br>1.95V or 3.6V  |
| 1                  | Deep Power Down Current 3V for<br>Industrial (-40°C to +85°C)   | -                     | -    | 30                    |       | CS#, VCC = 3.6V                                    |
| IDPDI              | Deep Power Down Current 1.8V for<br>Industrial (-40°C to +85°C) | -                     | -    | 20                    | uA    | CS#, VCC = 1.9V                                    |
| _                  | Deep Power Down Current 3V for<br>Extended (-40°C to +105°C)    |                       |      | 50                    |       | CS#, VCC = 3.6V                                    |
| DPDIP              | Deep Power Down Current 1.8V for<br>Extended (-40°C to +105°C)  |                       |      | 30                    | uA    | CS#, VCC = 1.9V                                    |
| Vi∟ <sup>(1)</sup> | Input Low Voltage                                               | -0.5                  |      | 0.3V <sub>cc</sub>    | V     |                                                    |
| Vih <sup>(1)</sup> | Input High Voltage                                              | 0.7V <sub>cc</sub>    |      | V <sub>CC</sub> + 0.3 | V     |                                                    |
| Vol                | Output Low Voltage                                              |                       |      | 0.2                   | V     | I <sub>OL</sub> = 100 μA                           |
| Vон                | Output High Voltage                                             | V <sub>CC</sub> - 0.2 |      |                       | V     | Ι <sub>ΟΗ</sub> = -100 μΑ                          |

Notes:

1. Maximum DC voltage on input or I/O pins is VCC + 0.5V. During voltage transitions, input or I/O pins may overshoot VCC by +2.0V for a period of time not to exceed 20ns. Minimum DC voltage on input or I/O pins is -0.5V. During voltage transitions, input or I/O pins may undershoot GND by -2.0V for a period of time not to exceed 20ns.

2. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC</sub> (Typ), TA=25°C.



# 7.4 AC MEASUREMENT CONDITIONS

| Symbol | Parameter                        | Min                    | Max    | Units |
|--------|----------------------------------|------------------------|--------|-------|
| CL     | Output Load Capacitance          |                        | 20     | pF    |
| TR,TF  | Input Rise and Fall Times        | 2                      |        | V/ns  |
| VIN    | Input Pulse Voltages             | 0V to V <sub>CCQ</sub> |        | V     |
| VREFI  | Input Timing Reference Voltages  | VCCQ/2                 |        | V     |
| VREFO  | Output Timing Reference Voltages | VC                     | VCCQ/2 |       |

#### Figure 7.1 Test Setup



# 7.5 PIN CAPACITANCE (TA = 25°C, VCC=1.8V/ 3V, 1MHZ)

| Symb  | bol | Parameter                               | Test Condition           | Min | Тур | Max | Units |
|-------|-----|-----------------------------------------|--------------------------|-----|-----|-----|-------|
| CIN   | 1   | Input Capacitance<br>(CS#, SCLK)        | $V_{IN} = 0V$            | 3   | -   | 4.5 | pF    |
| Cin/o | UT  | Input/Output Capacitance<br>(SIO, DQSM) | V <sub>IN/OUT</sub> = 0V | 3   | -   | 4.0 | pF    |

Note:

1. These parameters are characterized and not 100% tested.



#### 7.6 AC CHARACTERISTICS

# 7.6.1 Read Timing Parameters (1.8V)

| Symbol | Devementer                               | 166M         | 166MHz |       |
|--------|------------------------------------------|--------------|--------|-------|
| Symbol | Parameter                                | Min.         | Max.   | Unit  |
| LC     | Latency Counter (No Refresh Collision)   | 8            | -      | clock |
| tRWR   | Read-Write Recovery Time                 | 48           | -      | ns    |
| tCK    | Clock(CLK) Period                        | 6            | -      | ns    |
| tCH    | Clock High level width                   | 0.45         | -      | tCKmi |
| tCL    | Clock Low level width                    | 0.45         | -      | tCKmi |
| tHP    | Clock half period                        | Min(tCH,tCL) | -      | ns    |
| tDQSV  | CS# Active to DQSM valid                 | -            | 12     | ns    |
| tAC    | Clock transition to DQ valid             | 1            | 5.5    | ns    |
| tDQSCK | Clock transition to DQSM valid           | 1            | 5.5    | ns    |
| tCSP   | CS# High Between READ/WRITE              | 6            | -      | ns    |
| tCSS   | CS# Setup to next CLK Rising Edge        | 3            | -      | ns    |
| tCSH   | CS# Hold After CLK Falling Edge          | 2            | -      | ns    |
| tIS    | Input Setup                              | 0.6          | -      | ns    |
| tIH    | Input Hold                               | 0.6          | -      | ns    |
| tDQSQ  | DQSM-DQ Skew                             | -            | 0.45   | ns    |
| tQHS   | Data Hold Skew factor                    | -            | 0.85   | ns    |
| tQH    | DQ hold time from DQSM                   | tHP-tQHS     | -      | ns    |
| tLZ    | Clock to DQ Low-Z                        | 0            | -      | ns    |
| tHZ    | CS# Inactive to DQSM and DQ High-Z       | -            | 6      | ns    |
| tCSM   | Chip Select Maximum Low Time ( ~ 85°C )  | -            | 4.0    | us    |
| tCSM   | Chip Select Maximum Low Time ( ~ 105°C ) | -            | 1.0    | us    |



## 7.6.2 Read Timing Parameters (3.0V)

| Symbol | Devementer                              | 166Mhz       |      | 133Mhz       |      |       |
|--------|-----------------------------------------|--------------|------|--------------|------|-------|
|        | Parameter                               | Min.         | Max. | Min.         | Max. | Unit  |
| LC     | Latency Counter (No Refresh Collision)  | 8            | -    | 5            | -    | clock |
| tRWR   | Read-Write Recovery Time                | 48           | -    | 37.5         | -    | ns    |
| tCK    | Clock(CLK) Period                       | 6            | -    | 7.5          | -    | ns    |
| tCH    | Clock High level width                  | 0.45         | -    | 0.45         | -    | tCKmi |
| tCL    | Clock Low level width                   | 0.45         | -    | 0.45         | -    | tCKmi |
| tHP    | Clock half period                       | Min(tCH,tCL) | -    | Min(tCH,tCL) | -    | ns    |
| tDQSV  | CS# Active to DQSM valid                | -            | 12   | -            | 12   | ns    |
| tAC    | Clock transition to DQ valid            | 1            | 6.5  | 2            | 7    | ns    |
| tDQSCK | Clock transition to DQSM valid          | 1            | 6.5  | 2            | 7    | ns    |
| tCSP   | CS# High Between READ/WRITE             | 6            | -    | 7.5          | -    | ns    |
| tCSS   | CS# Setup to next CLK Rising Edge       | 3            | -    | 3            | -    | ns    |
| tCSH   | CS# Hold After CLK Falling Edge         | 2            | -    | 2            | -    | ns    |
| tIS    | Input Setup                             | 0.6          | -    | 0.8          | -    | ns    |
| tlH    | Input Hold                              | 0.6          | -    | 0.8          | -    | ns    |
| tDQSQ  | DQSM-DQ Skew                            | -            | 0.70 | -            | 0.75 | ns    |
| tQHS   | Data Hold Skew factor                   | -            | 0.85 | -            | 0.90 | ns    |
| tQH    | DQ hold time from DQSM                  | tHP-tQHS     | -    | tHP-tQHS     | -    | ns    |
| tLZ    | Clock to DQ Low-Z                       | 0            | -    | 0            | -    | ns    |
| tHZ    | CS# Inactive to DQSM and DQ High-Z      | -            | 6    | -            | 7    | ns    |
| tCSM   | Chip Select Maximum Low Time ( ~ 85°C ) | -            | 4.0  | -            | 4.0  | us    |
| tCSM   | Chip Select Maximum Low Time (~ 105°C)  | -            | 1.0  | -            | 1.0  | us    |



# 7.6.3 WRITE Timing Parameters (1.8V)

| Symbol | Parameter                                                 | 166MH        | Unit |        |
|--------|-----------------------------------------------------------|--------------|------|--------|
| Symbol | Parameter                                                 | Min.         | Max. | Unit   |
| LC     | Latency Counter (No Refresh Collision)                    | 8            | -    | clock  |
| tRWR   | Read-Write Recovery Time                                  | 48           | -    | ns     |
| tCK    | Clock(CLK) Period                                         | 6            | -    | ns     |
| tCH    | Clock High level width                                    | 0.45         | -    | tCKmin |
| tCL    | Clock Low level width                                     | 0.45         | -    | tCKmin |
| tHP    | Clock half period                                         | Min(tCH,tCL) | -    | ns     |
| tDQSV  | CS# Active to DQSM valid                                  | -            | 12   | ns     |
| tDQSCK | Clock transition to DQSM valid                            | 1            | 5.5  | ns     |
| tCSP   | CS# High Between READ/WRITE                               | 6            | -    | ns     |
| tCSS   | CS# Setup to next CLK Rising Edge                         | 3            | -    | ns     |
| tCSH   | CS# Hold After CLK Falling Edge                           | 2            | -    | ns     |
| tIS    | Input Setup                                               | 0.6          | -    | ns     |
| tIH    | Input Hold                                                | 0.6          | -    | ns     |
| tDMV   | Data Mask Valid<br>(DQSM setup to end of initial latency) | 0            | -    | ns     |
| tCSM   | Chip Select Maximum Low Time ( ~ 85°C )                   | -            | 4.0  | us     |
| tCSM   | Chip Select Maximum Low Time ( ~ 105°C )                  | -            | 1.0  | us     |

# 7.6.4 WRITE Timing Parameters (3.0V)

| Symbol | Deremeter                                | 166MHz       |      | 133Mhz       |      | 11     |
|--------|------------------------------------------|--------------|------|--------------|------|--------|
|        | Parameter                                | Min.         | Max. | Min.         | Max. | Unit   |
| LC     | Latency Counter (No Refresh Collision)   | 8            | -    | 5            | -    | clock  |
| tRWR   | Read-Write Recovery Time                 | 48           | -    | 37.5         | -    | ns     |
| tCK    | Clock(CLK) Period                        | 6            | -    | 7.5          | -    | ns     |
| tCH    | Clock High level width                   | 0.45         | -    | 0.45         | -    | tCKmin |
| tCL    | Clock Low level width                    | 0.45         | -    | 0.45         | -    | tCKmin |
| tHP    | Clock half period                        | Min(tCH,tCL) | -    | Min(tCH,tCL) | -    | ns     |
| tDQSV  | CS# Active to DQSM valid                 | -            | 12   | -            | 12   | ns     |
| tDQSCK | Clock transition to DQSM valid           | 1            | 6.5  | 2            | 7    | ns     |
| tCSP   | CS# High Between READ/WRITE              | 6            | -    | 7.5          | -    | ns     |
| tCSS   | CS# Setup to next CLK Rising Edge        | 3            | -    | 3            | -    | ns     |
| tCSH   | CS# Hold After CLK Falling Edge          | 2            | I    | 2            | -    | ns     |
| tIS    | Input Setup                              | 0.6          | -    | 0.8          | -    | ns     |
| tIH    | Input Hold                               | 0.6          | -    | 0.8          | -    | ns     |
| tDMV   | Data Mask Valid                          | 0            | -    | 0            | -    | ns     |
|        | (DQSM setup to end of initial latency)   | ,<br>,       |      | 5            |      |        |
| tCSM   | Chip Select Maximum Low Time ( ~ 85°C )  | -            | 4.0  | -            | 4.0  | us     |
| tCSM   | Chip Select Maximum Low Time ( ~ 105°C ) | -            | 1.0  | -            | 1.0  | us     |



# 8. PACKAGE TYPE INFORMATION

# 8.1 24-BALL THIN PROFILE FINE PITCH BGA 6X8MM 5X5 BALL ARRAY (B)





# 9. ORDERING INFORMATION – Valid Part Numbers





#### Industrial Temperature Range (-40°C to +85°C)

| Config. | Voltage | Max. Frequency<br>(MHz) | Order Part Number      | Package                            |
|---------|---------|-------------------------|------------------------|------------------------------------|
|         | 1.8V    | 166                     | IS66WVO8M8EDALL-166BLI | 24-ball TFBGA 6x8mm 5x5 ball array |
| 8Mbx8   | 3.0V    | 166                     | IS66WVO8M8EDBLL-166BLI | 24-ball TFBGA 6x8mm 5x5 ball array |
|         | 5.00    | 133                     | IS66WVO8M8EDBLL-133BLI | 24-ball TFBGA 6x8mm 5x5 ball array |

# Automotive A2 Temperature Range (-40°C to +105°C)

| Config. | Voltage | Max. Frequency<br>(MHz) | Order Part Number       | Package                            |
|---------|---------|-------------------------|-------------------------|------------------------------------|
|         | 1.8V    | 166                     | IS67WVO8M8EDALL-166BLA2 | 24-ball TFBGA 6x8mm 5x5 ball array |
| 8Mbx8   | 2.01/   | 166                     | IS67WVO8M8EDBLL-166BLA2 | 24-ball TFBGA 6x8mm 5x5 ball array |
|         | 3.0V    | 133                     | IS67WVO8M8EDBLL-133BLA2 | 24-ball TFBGA 6x8mm 5x5 ball array |