IS61NLP25672

容量 18M
規格 256Kx72
電壓 3.3V
VccQ 2.5/3.3V
狀態 Prod
tKQ(ns) 2.6, 3.1
腳位數 BGA(209)
速度Mhz 250, 200
評論上一版本 P, 300Mhz available

IS61NLP25672 特徵

  • 100 percent bus utilization
  • No wait cycles between Read and Write
  • Internal self-timed write cycle
  • Individual Byte Write Control
  • Single R/W (Read/Write) control pin
  • Clock controlled, registered address, data and control
  • Interleaved or linear burst sequence control us- ing MODE input
  • Three chip enables for simple depth expansion and address pipelining
  • Power Down mode
  • Common data inputs and data outputs
  • CKE pin to enable clock and suspend operation
  • JEDEC 100-pin TQFP, 119-ball PBGA, 165-ball PBGA and 209-ball (x72) PBGA packages
  • Power supply: NVP: Vdd 2.5V (± 5%), Vddq 2.5V (± 5%) NLP: Vdd 3.3V (± 5%), Vddq 3.3V/2.5V (± 5%)
  • JTAG Boundary Scan for PBGA packages
  • Industrial temperature available
  • Lead-free available

概觀

, 100 percent bus utilization , No wait cycles between Read and Write , Internal self-timed write cycle , Individual Byte Write Control , Single R/W (Read/Write) control pin , Clock controlled, registered address,

 

相關IC编號

IC 編號 庫存數量 可用數量 IC 編號 庫存數量 可用數量
IS61NLP25672-200B1 84 IS61NLP25672-200B1LI-TR 1,000
IS61NLP25672-200B1-TR 1,000 IS61NLP25672-250B1 84
IS61NLP25672-200B1I 84 IS61NLP25672-250B1-TR 1,000
IS61NLP25672-200B1I-TR 1,000 IS61NLP25672-250B1I 84
IS61NLP25672-200B1LI 10,000 IS61NLP25672-250B1I-TR 1,000